# Si1317DL

RoHS

COMPLIANT

HALOGEN

www.vishay.com

Vishay Siliconix



#### FEATURES

P-Channel 20 V (D-S) MOSFET

- TrenchFET® power MOSFET
- 100 % R<sub>g</sub> tested
- Material categorization: for definitions of compliance please see <u>www.vishay.com/doc?99912</u>

#### **APPLICATIONS**

- Load switch
- DC/DC converters



P-Channel MOSFET

Marking code: LK

| PRODUCT SUMMARY                                     |        |  |  |  |
|-----------------------------------------------------|--------|--|--|--|
| V <sub>DS</sub> (V)                                 | -20    |  |  |  |
| $R_{DS(on)}$ max. ( $\Omega$ ) at $V_{GS}$ = -4.5 V | 0.150  |  |  |  |
| $R_{DS(on)}$ max. ( $\Omega$ ) at $V_GS$ = -2.5 V   | 0.192  |  |  |  |
| $R_{DS(on)}$ max. ( $\Omega$ ) at $V_{GS}$ = -1.8 V | 0.270  |  |  |  |
| Q <sub>g</sub> typ. (nC)                            | 4.3    |  |  |  |
| I <sub>D</sub> (A) <sup>c</sup>                     | -1.4   |  |  |  |
| Configuration                                       | Single |  |  |  |

| ORDERING INFORMATION            |                 |  |  |
|---------------------------------|-----------------|--|--|
| Package                         | SC-70           |  |  |
| Lead (Pb)-free and halogen-free | Si1317DL-T1-GE3 |  |  |

| PARAMETER                                          |                        | SYMBOL                            | LIMIT                | UNIT |
|----------------------------------------------------|------------------------|-----------------------------------|----------------------|------|
| Drain-source voltage                               | V <sub>DS</sub>        | -20                               |                      |      |
| Gate-source voltage                                |                        | V <sub>GS</sub>                   | ± 8                  | - V  |
|                                                    | T <sub>C</sub> = 25 °C |                                   | -1.4                 |      |
| Continuous drain current (T <sub>J</sub> = 150 °C) | T <sub>C</sub> = 70 °C |                                   | -1.1                 | 1    |
|                                                    | T <sub>A</sub> = 25 °C |                                   | -1.4 <sup>a, b</sup> |      |
|                                                    | T <sub>A</sub> = 70 °C |                                   | -1.1 <sup>a, b</sup> | A    |
| Pulsed drain current                               | I <sub>DM</sub>        | -6                                |                      |      |
| Continuous source-drain diode current              | T <sub>C</sub> = 25 °C |                                   | -0.4                 |      |
| Continuous source-drain diode current              | T <sub>A</sub> = 25 °C | I <sub>S</sub>                    | -0.3                 |      |
|                                                    | T <sub>C</sub> = 25 °C |                                   | 0.5                  |      |
| Maximum namer dissignation                         | T <sub>C</sub> = 70 °C |                                   | 0.3                  | w    |
| Maximum power dissipation                          | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 0.4 <sup>a, b</sup>  | VV   |
|                                                    | T <sub>A</sub> = 70 °C |                                   | 0.3 <sup>a, b</sup>  |      |
| Operating junction and storage temperature range   |                        | T <sub>J</sub> , T <sub>stg</sub> | -50 to +150          | °C   |
| Soldering recommendations (peak temperature)       |                        |                                   | 260                  | -0   |

| THERMAL RESISTANCE RATINGS       |              |                   |         |         |      |  |  |
|----------------------------------|--------------|-------------------|---------|---------|------|--|--|
| PARAMETER                        |              | SYMBOL            | TYPICAL | MAXIMUM | UNIT |  |  |
| Maximum junction-to-ambient a, d | t ≤ 10 s     | R <sub>thJA</sub> | 250     | 300     | °C/W |  |  |
| Maximum junction-to-foot (drain) | Steady state | R <sub>thJF</sub> | 225     | 270     | 0/11 |  |  |

#### Notes

a. Surface mounted on 1" x 1" FR4 board

b. t = 10 s

c. Based on  $T_C$  = 25  $^\circ C$ 

d. Maximum under steady state conditions is 360 °C/W

S10-2764-Rev. A, 29-Nov-10

www.vishay.com

Vishay Siliconix

Si1317DL

| PARAMETER                                     | SYMBOL                  | TEST CONDITIONS                                                                                    | MIN.     | TYP.  | MAX.  | UNIT  |
|-----------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------|----------|-------|-------|-------|
| Static                                        |                         |                                                                                                    |          | •     |       |       |
| Drain-source breakdown voltage                | V <sub>DS</sub>         | V <sub>GS</sub> = 0 V, I <sub>D</sub> = -250 μA                                                    | -20      | -     | -     | V     |
| V <sub>DS</sub> temperature coefficient       | $\Delta V_{DS}/T_{J}$   |                                                                                                    | -        | -14   | -     |       |
| V <sub>GS(th)</sub> temperature coefficient   | $\Delta V_{GS(th)}/T_J$ | I <sub>D</sub> = -250 μΑ                                                                           | -        | 2.4   | -     | mV/°C |
| Gate-source threshold voltage                 | V <sub>GS(th)</sub>     | $V_{DS} = V_{GS}$ , $I_D = -250 \ \mu A$                                                           | -0.45    | -     | -0.8  | V     |
| Gate-source leakage                           | I <sub>GSS</sub>        | $V_{DS} = 0 V, V_{GS} = \pm 8 V$                                                                   | -        | -     | ± 100 | nA    |
| Zerrende alle en la trata anal                |                         | V <sub>DS</sub> = -20 V, V <sub>GS</sub> = 0 V                                                     | -        | -     | -1    |       |
| Zero gate voltage drain current               | I <sub>DSS</sub>        | V <sub>DS</sub> = -20 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 55 °C                             | -        | -     | -10   | μA    |
| On-state drain current <sup>a</sup>           | I <sub>D(on)</sub>      | $V_{DS} \le -5 \text{ V}, \text{ V}_{GS} = -4.5 \text{ V}$                                         | -2       | -     | -     | А     |
|                                               |                         | V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -1.4 A                                                  | -        | 0.125 | 0.150 |       |
| Drain-source on-state resistance <sup>a</sup> | R <sub>DS(on)</sub>     | V <sub>GS</sub> = -2.5 V, I <sub>D</sub> = -1.2 A                                                  | -        | 0.160 | 0.192 | Ω     |
|                                               | ()                      | V <sub>GS</sub> = -1.8 V, I <sub>D</sub> = -0.3 A                                                  | -        | 0.180 | 0.270 |       |
| Forward transconductance <sup>a</sup>         | <b>g</b> <sub>fs</sub>  | V <sub>DS</sub> = -5 V, I <sub>D</sub> = -1.4 A                                                    | -        | 5     | -     | S     |
| Dynamic <sup>b</sup>                          |                         |                                                                                                    | •        |       | 1     | 1     |
| Input capacitance                             | C <sub>iss</sub>        |                                                                                                    | -        | 272   | -     |       |
| Output capacitance                            | C <sub>oss</sub>        | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V, f = 1 MHz                                          | -        | 55    | -     | pF    |
| Reverse transfer capacitance                  | C <sub>rss</sub>        |                                                                                                    | -        | 44    | -     |       |
| ·                                             |                         | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -1.4 A                         | -        | 4.3   | 6.5   |       |
| Total gate charge                             | Qg                      |                                                                                                    | -        | 2.7   | 4.1   | _     |
| Gate-source charge                            | Q <sub>gs</sub>         | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = -2.5 V, I <sub>D</sub> = -1.4 A                         | -        | 0.7   | -     | nC    |
| Gate-drain charge                             | Q <sub>qd</sub>         |                                                                                                    | -        | 1     | -     |       |
| Gate resistance                               | Ra                      | f = 1 MHz                                                                                          | 1.4      | 7     | 14    | Ω     |
| Turn-on delay time                            | t <sub>d(on)</sub>      |                                                                                                    | -        | 12    | 20    |       |
| Rise time                                     | t <sub>r</sub>          | $V_{DD} = -10 \text{ V}, \text{ R}_{\text{I}} = 9.1 \Omega$                                        | -        | 20    | 30    |       |
| Turn-off delay time                           | t <sub>d(off)</sub>     | $I_D \cong -1.1 \text{ A}, V_{GEN} = -4.5 \text{ V}, R_g = 1 \Omega$                               | -        | 23    | 35    |       |
| Fall time                                     | t <sub>f</sub>          |                                                                                                    | -        | 9     | 18    |       |
| Turn-on delay time                            | t <sub>d(on)</sub>      |                                                                                                    | -        | 5     | 10    | ns    |
| Rise time                                     | tr                      | $V_{DD} = -10 \text{ V}, \text{ R}_{L} = 9.1 \Omega$                                               | -        | 10    | 20    |       |
| Turn-off delay time                           | t <sub>d(off)</sub>     | $I_D \cong -1.1 \text{ A}, \text{ V}_{\text{GEN}} = -8 \text{ V}, \text{ R}_{\text{g}} = 1 \Omega$ | -        | 18    | 27    |       |
| Fall time                                     | t <sub>f</sub>          |                                                                                                    | -        | 7     | 14    |       |
| Drain-Source Body Diode Characteris           |                         |                                                                                                    |          |       | 1     | 1     |
| Continuous source-drain diode current         | Is                      | T <sub>C</sub> = 25 °C                                                                             | -        | -     | -0.4  |       |
| Pulse diode forward current <sup>a</sup>      | I <sub>SM</sub>         |                                                                                                    | -        | -     | -6    | A     |
| Body diode voltage                            | V <sub>SD</sub>         | I <sub>F</sub> = -0.7 A                                                                            | -        | -0.8  | -1.2  | V     |
| Body diode reverse recovery time              | t <sub>rr</sub>         |                                                                                                    | -        | 18    | 27    | ns    |
| Body diode reverse recovery charge            | Q <sub>rr</sub>         | l <sub>F</sub> = -0.7 A, di/dt = 100 A/µs,                                                         | -        | 7     | 14    | nC    |
| Reverse recovery fall time                    | ta                      | $T_{\rm J} = 25 ^{\circ}{\rm C}$                                                                   | -        | 7     | -     |       |
| Reverse recovery rise time                    | t <sub>a</sub>          |                                                                                                    | <u> </u> | 11    |       | ns    |

Notes

a. Pulse test; pulse width  $\leq$  300 µs, duty cycle  $\leq$  2%

b. Guaranteed by design, not subject to production testing

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability



## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)





**On-Resistance vs. Junction Temperature** 

Document Number: 67194



## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Source-Drain Diode Forward Voltage







On-Resistance vs. Gate-to-Source Voltage



Single Pulse Power, Junction-to-Ambient





## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



#### Note

a. The power dissipation P<sub>D</sub> is based on T<sub>J</sub> max. = 150 °C, using junction-to-case thermal resistance, and is more useful in settling the upper dissipation limit for cases where additional heatsinking is used. It is used to determine the current rating, when this rating falls below the package limit



## TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted)



Normalized Thermal Transient Impedance, Junction-to-Ambient



Normalized Thermal Transient Impedance, Junction-to-Foot

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for silicon technology and package reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see www.vishay.com/ppg?67194.



# Package Information Vishay Siliconix

# SC-70: 3-LEADS



С

|                | MILLIMETE                                   |         |      | I     | NCHE     | S     |
|----------------|---------------------------------------------|---------|------|-------|----------|-------|
| Dim            | Min                                         | Nom     | Max  | Min   | Nom      | Max   |
| Α              | 0.90                                        | -       | 1.10 | 0.035 | -        | 0.043 |
| A <sub>1</sub> | -                                           | -       | 0.10 | -     | -        | 0.004 |
| A <sub>2</sub> | 0.80                                        | -       | 1.00 | 0.031 | -        | 0.039 |
| b              | 0.25                                        | -       | 0.40 | 0.010 | -        | 0.016 |
| С              | 0.10                                        | -       | 0.25 | 0.004 | -        | 0.010 |
| D              | 1.80                                        | 2.00    | 2.20 | 0.071 | 0.079    | 0.087 |
| Е              | 1.80                                        | 2.10    | 2.40 | 0.071 | 0.083    | 0.094 |
| E <sub>1</sub> | 1.15                                        | 1.25    | 1.35 | 0.045 | 0.049    | 0.053 |
| е              |                                             | 0.65BSC |      |       | 0.026BSC | ;     |
| е <sub>1</sub> | 1.20                                        | 1.30    | 1.40 | 0.047 | 0.051    | 0.055 |
| L              | 0.10                                        | 0.20    | 0.30 | 0.004 | 0.008    | 0.012 |
| ٩              | 7°Nom                                       |         |      |       | 7°Nom    |       |
|                | ECN: S-03946—Rev. C, 09-Jul-01<br>DWG: 5549 |         |      |       |          |       |



# Single-Channel LITTLE FOOT® SC-70 3-Pin and 6-Pin MOSFET **Recommended Pad Pattern and Thermal Peformance**

## INTRODUCTION

This technical note discusses pin-outs, package outlines, pad patterns, evaluation board layout, and thermal performance for single-channel LITTLE FOOT power MOSFETs in the SC-70 package. These new Vishay Siliconix devices are intended for small-signal applications where a miniaturized package is needed and low levels of current (around 350 mA) need to be switched, either directly or by using a level shift configuration. Vishay provides these single devices with a range of on-resistance specifications and in both traditional 3-pin and new 6-pin versions. The new 6-pin SC-70 package enables improved on-resistance values and enhanced thermal performance compared to the 3-pin package.

### **PIN-OUT**

Figure 1 shows the pin-out description and Pin 1 identification for the single-channel SC-70 device in both 3-pin and 6-pin configurations. The pin-out of the 6-pin device allows the use of four pins as drain leads, which helps to reduce on-resistance and junction-to-ambient thermal resistance.



#### FIGURE 1.

For package dimensions see outline drawings: SC-70 (3-Leads) (http://www.vishav.com/doc?71153) SC-70 (6-Leads) (http://www.vishay.com/doc?71154)

# Back of Board, SC70-3 and SC70-6 Front of Board SC70-3 Front of Board SC70-6 Vishau Siliconix hipF **ChipFE**<sup>-</sup> ¢ REU.

vishay.com

FIGURE 2.

# **BASIC PAD PATTERNS**

See Application Note 826, Recommended Minimum Pad Patterns With Outline Drawing Access for Vishay Siliconix MOSFETs, (http://www.vishay.com/doc?72286) for the basic pad layout and dimensions for the 3-pin SC-70 and the 6-pin SC-70. These pad patterns are sufficient for the low-power applications for which this package is intended. Increasing the pad pattern has little effect on thermal resistance for the 3-pin device, reducing it by only 10% to 15%. But for the 6-pin device, increasing the pad patterns yields a reduction in thermal resistance on the order of 35% when using a 1-inch square with full copper on both sides of the printed circuit board (PCB). The availability of four drain leads rather than the traditional single drain lead allows a better thermal path from the package to the PCB and external environment.

### **EVALUATION BOARDS FOR THE SINGLE** SC70-3 AND SC70-6

Figure 2 shows the 3-pin and 6-pin SC-70 evaluation boards (EVB). Both measure 0.6 inches by 0.5 inches. Their copper pad traces are the same as described in the previous section, Basic Pad Patterns. Both boards allow interrogation from the outer pins to 6-pin DIP connections, permitting test sockets to be used in evaluation testing.

The thermal performance of the single SC-70 has been measured on the EVB for both the 3-pin and 6-pin devices, the results shown in Figures 3 and 4. The minimum recommended footprint on the evaluation board was compared with the industry standard of 1-inch square FR4 PCB with copper on both sides of the board.

SC70-6 SINGLE

SC70-3 SINGLE



### THERMAL PERFORMANCE

# Junction-to-Foot Thermal Resistance (the Package Performance)

Thermal performance for the 3-pin SC-70 measured as junction-to-foot thermal resistance is  $285^{\circ}$ C/W typical,  $340^{\circ}$ C/W maximum. Junction-to-foot thermal resistance for the 6-pin SC70-6 is  $105^{\circ}$ C/W typical,  $130^{\circ}$ C/W maximum — a nearly two-thirds reduction compared with the 3-pin device. The "foot" is the drain lead of the device as it connects with the body. This improved performance is obtained by the increase in drain leads from one to four on the 6-pin SC-70. Note that these numbers are somewhat higher than other LITTLE FOOT devices due to the limited thermal performance of the Alloy 42 lead-frame compared with a standard copper lead-frame.

# Junction-to-Ambient Thermal Resistance (dependent on PCB size)

The typical R $\theta_{JA}$ for the single 3-pin SC-70 is 360°C/W steady state, compared with 180°C/W for the 6-pin SC-70. Maximum ratings are 430°C/W for the 3-pin device versus 220°C/W for the 6-pin device. All figures are based on the 1-inch square FR4 test board. The following table shows how the thermal resistance impacts power dissipation for the two different pin-outs at two different ambient temperatures.

| SC-70 (3-PIN)                                                                                                 |                                                                                                               |
|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Room Ambient 25 °C                                                                                            | Elevated Ambient 60 °C                                                                                        |
| $P_{D} = \frac{T_{J(max)} - T_{A}}{R\theta_{JA}}$ $P_{D} = \frac{150^{\circ}C - 25^{\circ}C}{360^{\circ}C/W}$ | $P_{D} = \frac{T_{J(max)} - T_{A}}{R\theta_{JA}}$ $P_{D} = \frac{150^{\circ}C - 60^{\circ}C}{360^{\circ}C/W}$ |
| $P_D = 347 \text{ mW}$                                                                                        | $P_D = 250 \text{ mW}$                                                                                        |



| SC-70 (6-PIN)                                                                                           |                                                             |
|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Room Ambient 25 $^{\circ}$ C                                                                            | Elevated Ambient 60 °C                                      |
| $P_{D} = \frac{T_{J(max)} - T_{A}}{R\theta_{JA}}$ $D = \frac{150^{\circ}C - 25^{\circ}C}{150^{\circ}C}$ | $P_{D} = \frac{T_{J(max)} - T_{A}}{R\theta_{JA}}$           |
| $P_{D} = \frac{150^{\circ}C - 25^{\circ}C}{180^{\circ}C/W}$                                             | $P_{D} = \frac{150^{\circ}C - 60^{\circ}C}{180^{\circ}C/W}$ |
| $P_D = 694 \text{ mW}$                                                                                  | $P_D = 500 \text{ mW}$                                      |

NOTE: Although they are intended for low-power applications, devices in the 6-pin SC-70 will handle power dissipation in excess of 0.5 W.

#### Testing

To aid comparison further, Figures 3 and 4 illustrate single-channel SC-70 thermal performance on two different board sizes and two different pad patterns. The results display the thermal performance out to steady state and produce a graphic account of the thermal performance variation between the two packages. The measured steady state values of  $R\theta_{JA}$  for the single 3-pin and 6-pin SC-70 are as follows:

| LITTLE FOOT SC-70                                                  |            |           |  |  |  |
|--------------------------------------------------------------------|------------|-----------|--|--|--|
|                                                                    | 3-Pin      | 6-Pin     |  |  |  |
| 1) Minimum recommended pad pattern (see Figure 4) on the EVB.      | 410.31°C/W | 329.7°C/W |  |  |  |
| 2) Industry standard 1" square PCB with maximum copper both sides. | 360°C/W    | 211.8°C/W |  |  |  |

The results show that designers can reduce thermal resistance  $R\theta_{JA}$  on the order of 20% simply by using the 6-pin device rather than the 3-pin device. In this example, a 80°C/W reduction was achieved without an increase in board area. If increasing board size is an option, a further 118°C/W reduction could be obtained by utilizing a 1-inch square PCB area.





# Application Note 826

Vishay Siliconix

## **RECOMMENDED MINIMUM PADS FOR SC-70: 3-Lead**



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index



Vishay

# Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.