

## 3.5V to 60V Input

# 1ch Boost DC/DC Controller

## BD9615MUV-LB

#### **General Description**

This is the product guarantees long time support in Industrial market.

BD9615MUV-LB is a low side MOSFET controller with high withstand voltage (60V). It is suitable for circuits requiring low side FET such as boost and flyback, and it can be used in various applications.

An external resistor can adjust the switching frequency from 100kHz to 2500kHz. It reduces the total mounting area because It can operate at extremely high switching frequency. In addition, it has an external clock synchronization function to perform noise management. BD9615MUV-LB has Thermal Shutdown (TSD), Over Voltage Protection (OVP), and Over Current Protection (OCP) to prevent damage caused by various abnormal modes.

#### **Features**

- Long Time Support Product for Industrial Applications
- Wide Input Voltage Range: 3.5V to 60V
- Frequency Setting Function: 100kHz to 2500kHz
- External Clock Synchronization Function
- Soft Start Time Control Function
- ON/OFF Control by the EN Pin (Standby Current 0µA)
- Over Voltage Protection Function by an Independent Pin
- Normal/Abnormal Signal Output by the PGDB Pin
- UVLO Control Function by External Resistors
- MAX DUTY Change Function: (50%/90%)
- High Power Small Package (VQFN16KV3030)

## **Applications**

Industrial Instruments

## **Typical Application Circuit**

# Key Specifications Input Voltage

Input Voltage Range: 3.5V to 60V

■ Reference Voltage Precision: (Ta=25°C) 0.8V±1.5% (Ta=-40°C to +105°C) ±2.0%

■ Frequency Range: 100kHz to 2500kHz

■ Operating Temperature Range: -40°C to +105°C

Package VQFN16KV3030 W (Typ) x D (Typ) x H (Max) 3.00mm x 3.00mm x 1.00mm





Figure 1. Typical Application Circuit

## **Pin Configuration**



Figure 2. Pin Configuration

## **Pin Description**

| Pin No. | Pin Name | Function                                                                         |  |
|---------|----------|----------------------------------------------------------------------------------|--|
| 1       | SYNC     | External clock input pin                                                         |  |
| 2       | MDT      | MAX DUTY setting input pin                                                       |  |
| 3       | RT       | Resistor pin for setting frequency                                               |  |
| 4       | SS       | Pin for setting soft start time                                                  |  |
| 5       | MON      | Output voltage monitor input Pin                                                 |  |
| 6       | COMP     | ERROR AMP output pin                                                             |  |
| 7       | FB       | ERROR AMP input pin                                                              |  |
| 8       | OCP_P    | Over current detect pin plus input pin                                           |  |
| 9       | OCP_M    | Over current detect pin minus input pin. Connect to GND                          |  |
| 10      | GND      | GND pin                                                                          |  |
| 11      | OUT      | Output pin for external FET driver                                               |  |
| 12      | VREG     | Power voltage output pin for driver                                              |  |
| 13      | VCC      | Power input pin                                                                  |  |
| 14      | EN       | ON/OFF control pin                                                               |  |
| 15      | VREF     | Internal power voltage output pin                                                |  |
| 16      | PGDB     | Power Good output pin                                                            |  |
| -       | EXP-PAD  | Thermal pad for heat dissipation. Connect to GND for increased heat dissipation. |  |

## **Block Diagram**





Figure 3. Block Diagram

## **Description of Blocks**

## 1. ERROR AMP

The ERROR AMP block is an error amplifier that detects the output signal and outputs the PWM control signal.

The internal reference voltage is set to 0.8V (Typ).

Connect a phase compensation element at the COMP pin.

#### 2. OSC

OSC block is an oscillation circuit with frequency setting function and external synchronization function.

The oscillation frequency can be set by the RT pin.

It can do external clock synchronous operation by inputting an external clock at the SYNC pin that is within ±20% of the set frequency.

When not using the external synchronization function, connect the SYNC pin to GND.

#### 3. MAX DUTY

It is a MAX DUTY switching function. It can switch MAX DUTY 50% and 90% by setting H/L voltage. (H: 50%, L: 90%)

#### 4 PWM

PWM is a voltage – pulse width converter for controlling output voltage depending on the input voltage.

It compares the internal sawtooth waveform with the ERROR AMP output voltage, controls the pulse and outputs it to the driver.

#### VREF

The VREF block is an internal circuit power supply regulator. This voltage is 3.0V (Typ).

#### 6. VREG

VREG block is regulator for FET drive voltage. This voltage is 5.0V (Typ).

Voltage can be applied from an output voltage to the VREG pin.

#### VCCUVLO

The VCCUVLO block prevents internal circuit error during decrease of power supply voltage.

It monitors the VCC pin voltage. When the VCC voltage becomes 3.1V (Typ) or less, it turns off output FET and DC/DC converter output, and resets Soft Start circuit.

#### 8. ENUVLO

It can set low input voltage protection setting by configuring the EN pin with a resistor divider from VCC.

If the voltage from this pin is 0.3V or less, IC operation is off. If it is between 1.4V and 1.7V, internal REG circuit turns on. If it is 1.8V (Typ) or more, the IC operates and a hysteresis generation current of  $10\mu A$  (Typ) is sourced from the internal circuit. To turn off the IC, source current should be removed.

## 9. TSD

The TSD block is for thermal protection. When it detects the temperature exceeding Maximum Junction Temperature (Tj=150°C), it turns off the output FET, and resets Soft Start circuit. When the temperature is decreased, the IC automatically returns to normal operation with hysteresis.

#### 10. OCP

This IC has over current protection to protect the FET from over current.

If over current flows in FET, OCP function turns off the output and protects FET.

#### 11. OVP

The OVP block is an over voltage output detect function. If the MON pin voltage is 0.9V (Typ) or more, IC operation is OFF. OVP detect threshold has a hysteresis of 50mV (Typ).

## 12. UVP

The UVP block is an under voltage output detect function. If the FB pin voltage is 0.65V (Typ) or less, the comparator output is low. The output signal is added with other protection feature detection signals, and is output from the PGDB pin.

#### 13. Soft Start

The Soft Start circuit raises slowly the output voltage of the DC/DC converter to prevent in-rush current during start-up. Soft Start time can be adjusted by an external capacitor Css.

## 14. SSDET

This is a Soft Start finish detect block. If the SS pin voltage is SS<sub>DETTH</sub> (1.2V (Typ)) or more, SSDET output is high. Output signal is added with other protection feature detection signals, and is output from the PGDB pin.

## 15. Power Good

This block generates an output signal that is the output voltage state of Normal or Error.

Absolute Maximum Ratings (Ta=25°C)

| Parameter                                                                  | Symbol                                                              | Rating      | Unit |
|----------------------------------------------------------------------------|---------------------------------------------------------------------|-------------|------|
| Supply Voltage VCC to GND EN to GND PGDB to GND                            | VCC<br>VEN<br>VPGDB                                                 | 62          | V    |
| Supply Voltage<br>VREG to GND<br>OUT to GND                                | V <sub>REG</sub>                                                    | 12          | V    |
| Supply Voltage VREF, SS, FB, COMP, MDT, RT, SYNC, OCP_P, OCP_M, MON to GND | VREF, VSS, VFB, VCOMP,<br>VMDT, VRT, VSYNC, VOCP_P,<br>VOCP_M, VMON | 7           | V    |
| Storage Temperature Range                                                  | Tstg                                                                | -55 to +150 | °C   |
| Maximum Junction Temperature                                               | Tjmax                                                               | 150         | °C   |

Caution 1: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over the absolute maximum ratings.

Caution 2: Should by any chance the maximum junction temperature rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. Increase the board size and copper area to prevent exceeding the maximum junction temperature rating.

## Thermal Resistance<sup>(Note 1)</sup>

| Deremeter                                                      | Cymbal      | Thermal Re             | 1.1:4                    |      |  |
|----------------------------------------------------------------|-------------|------------------------|--------------------------|------|--|
| Parameter                                                      | Symbol      | 1s <sup>(Note 3)</sup> | 2s2p <sup>(Note 4)</sup> | Unit |  |
| VQFN16KV3030                                                   |             |                        |                          |      |  |
| Junction to Ambient                                            | θја         | 189.0                  | 57.5                     | °C/W |  |
| Junction to Top Characterization Parameter <sup>(Note 2)</sup> | $\Psi_{JT}$ | 23                     | 10                       | °C/W |  |

(Note 1) Based on JESD51-2A(Still-Air).

(Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 3) Using a PCB board based on JESD51-3.

| Layer Number of<br>Measurement Board | Material  | Board Size                 |
|--------------------------------------|-----------|----------------------------|
| Single                               | FR-4      | 114.3mm x 76.2mm x 1.57mmt |
| Тор                                  |           |                            |
| Copper Pattern                       | Thickness |                            |
| Footprints and Traces                | 70µm      |                            |

(Note 4) Using a PCB board based on JESD51-5. 7.

| Layer Number of   | Material  | Board S         | izo               | Thermal Via <sup>(Note 5)</sup> |           |  |
|-------------------|-----------|-----------------|-------------------|---------------------------------|-----------|--|
| Measurement Board | Material  | board S         | ize               | Pitch                           | Diameter  |  |
| 4 Layers          | FR-4      | 114.3mm x 76.2m | nm x 1.6mmt       | 1.20mm                          | Ф0.30mm   |  |
| Тор               | Тор       |                 | 2 Internal Layers |                                 | m         |  |
| Copper Pattern    | Thickness | Copper Pattern  | Thickness         | Copper Pattern                  | Thickness |  |
|                   |           |                 |                   |                                 |           |  |

(Note 5) This thermal via connects with the copper pattern of all layers.

**Recommended Operating Conditions** 

| Parameter                                               | Symbol           | Min | Тур | Max  | Unit |
|---------------------------------------------------------|------------------|-----|-----|------|------|
| Power Supply Voltage                                    | VCC              | 3.5 | 12  | 60   | V    |
| Switching Frequency                                     | fosc             | 100 | 500 | 2500 | kHz  |
| Switching Frequency Setting Resistor                    | R <sub>RT</sub>  | 19  | 100 | 500  | kΩ   |
| External Synchronize Frequency                          | f <sub>EXT</sub> | 100 | -   | 2500 | kHz  |
| External Synchronize Frequency for RT Setting Frequency | -                | -20 | -   | +20  | %    |
| Operating Temperature                                   | Topr             | -40 | +25 | +105 | °C   |

Electrical Characteristics (Unless otherwise specified Ta=25°C, VCC=12V, V<sub>EN</sub>=3V, R<sub>RT</sub>=100kΩ)

| Doro                 | ımeter            | Symbol             |                        | Limit            |                        | Unit  | Conditions                                      |
|----------------------|-------------------|--------------------|------------------------|------------------|------------------------|-------|-------------------------------------------------|
| Pala                 | imeter            | Symbol             | Min                    | Тур              | Max                    | Offic | Conditions                                      |
| Circuit Current      |                   |                    |                        |                  |                        |       | T                                               |
| Standby Current      |                   | Ist                | -                      | 0                | 10                     | μΑ    | V <sub>EN</sub> =0V                             |
| Operating Current    |                   | Icc                | -                      | 2.0              | 4.0                    | mA    | V <sub>FB</sub> =1.2V                           |
| VCCUVLO              |                   |                    |                        |                  |                        |       |                                                 |
| UVLO Detect Thres    | shold Voltage     | Vuv                | 2.9                    | 3.1              | 3.3                    | V     | VCC sweep down                                  |
| UVLO Hysteresis      |                   | V <sub>UVHYS</sub> | 30                     | 100              | 200                    | mV    |                                                 |
| VREF                 |                   |                    |                        |                  |                        |       |                                                 |
| Output Voltage       |                   | V <sub>REF</sub>   | -                      | 3.0              | -                      | ٧     |                                                 |
| VREG                 |                   |                    |                        |                  |                        |       |                                                 |
| Output Voltage       |                   | V <sub>REG</sub>   | 4.8                    | 5.0              | 5.2                    | ٧     |                                                 |
| OVLO Threshold V     | oltage            | $V_{REGOV}$        | 5.2                    | 5.4              | 5.6                    | V     | V <sub>REG</sub> sweep up                       |
| OVLO Hysteresis      |                   | VREGOVHYS          | 30                     | 100              | 200                    | mV    |                                                 |
| Oscillator           |                   |                    |                        |                  |                        |       |                                                 |
| Oscillating Frequer  | псу               | fosc               | 450                    | 500              | 550                    | kHz   | R <sub>RT</sub> =100kΩ                          |
| MAY DUTY Our         | MAX DUTY1         | D <sub>MAX1</sub>  | 82                     | 90               | 98                     | %     | V <sub>MDT</sub> =L, V <sub>SYNC</sub> =0V      |
| MAX DUTY Cycle       | MAX DUTY2         | D <sub>MAX2</sub>  | 42                     | 50               | 58                     | %     | V <sub>MDT</sub> =H, V <sub>SYNC</sub> =0V      |
| MDT Pin Input High   | n Level           | V <sub>IH_MD</sub> | 0.8 x V <sub>REF</sub> | -                | V <sub>REF</sub> + 0.2 | V     |                                                 |
| MDT Pin Input Low    | Level             | $V_{IL\_MD}$       | -0.3                   | -                | 0.2 x V <sub>REF</sub> | V     |                                                 |
| MDT Pin Input Curi   | rent              | I <sub>IH_MD</sub> | -                      | 3                | 8                      | μΑ    | V <sub>MDT</sub> =3.0V                          |
| ERROR AMP            |                   | -                  |                        |                  | "                      |       | 1                                               |
| ED TI 1 111/16       |                   | .,                 | 0.788                  | 0.800            | 0.812                  | V     | Ta=25°C                                         |
| FB Threshold Voltage |                   | V <sub>FB</sub>    | 0.784                  | 0.800            | 0.816                  | V     | Ta=-40°C to +105°C                              |
| FB Pin Input Curre   | nt 1              | I <sub>FB1</sub>   | -1                     | 0                | +1                     | μΑ    | V <sub>FB</sub> =0V                             |
| FB Pin Input Curre   | nt 2              | I <sub>FB2</sub>   | -1                     | 0                | +1                     | μΑ    | V <sub>FB</sub> =3.0V                           |
| Maximum Output V     | /oltage           | Vсмрн              | 2.7                    | V <sub>REF</sub> | -                      | V     |                                                 |
| Minimum Output Vo    | oltage            | VCMPL              | -                      | 0                | 0.3                    | V     |                                                 |
| Output Sink Curren   | nt                | I <sub>CMPSI</sub> | 0.5                    | 1.5              | -                      | mA    | V <sub>COMP</sub> =1.25V, V <sub>FB</sub> =1.5V |
| Output Source Cur    | rent              | ICMPSO             | 100                    | 180              | -                      | μΑ    | V <sub>COMP</sub> =1.25V, V <sub>FB</sub> =0V   |
| Soft Start           |                   |                    |                        |                  |                        |       | 1                                               |
| SS Pin Source Cur    | rent              | Issso              | 1.4                    | 2                | 2.6                    | μΑ    | V <sub>SS</sub> =0.5V                           |
| SS Pin Sink Currer   | nt                | Isssi              | 5                      | 12               | -                      | mA    | Vss=0.5V                                        |
| Power Good Signa     | l Output          |                    |                        |                  |                        |       | 1                                               |
| PGDB Pin Output I    | _ow Level Voltage | V <sub>PGBOL</sub> | -                      | -                | 0.4                    | V     | I <sub>PGDB</sub> =1mA                          |
| PGDB Pin Leak Cu     | ırrent            | IPGBLK             | -                      | 0                | 10                     | μA    | V <sub>PGDB</sub> =60V                          |
| Monitor Output Vol   | tage              |                    |                        |                  |                        |       |                                                 |
| UVP Detect Thresh    | nold Voltage      | V <sub>PGTH</sub>  | 0.60                   | 0.65             | 0.70                   | V     | V <sub>FB</sub> sweep down                      |
| UVP Detect Hyster    | esis              | V <sub>PGHYS</sub> | -                      | 50               | 75                     | mV    |                                                 |
| OVP Detect Thresh    |                   | Vovpth             | 0.85                   | 0.90             | 0.95                   | V     | V <sub>MON</sub> sweep up                       |
| OVP Detect Hyster    |                   | Vovphys            | -                      | 50               | 75                     | mV    |                                                 |
| MON Pin Input Cur    |                   | I <sub>MON1</sub>  | -1                     | 0                | +1                     | μA    | V <sub>MON</sub> =0.0V                          |
| MON Pin Input Cur    |                   | I <sub>MON2</sub>  | -1                     | 0                | +1                     | μA    | V <sub>MON</sub> =3.0V                          |
| Output               |                   |                    |                        |                  | 1                      | •     | I .                                             |
| Output High Side C   | N Resistance      | Ronh               | 1.5                    | 3.0              | 4.5                    | Ω     | V <sub>REG</sub> =5.0V                          |
| Output Low Side O    |                   | Ronl               | 0.8                    | 1.7              | 2.6                    | Ω     | V <sub>REG</sub> =5.0V                          |
|                      |                   | · · · · · ·        | 0.0                    | •••              |                        |       |                                                 |

Electrical Characteristics (Unless otherwise specified Ta=25°C, VCC=12V,  $V_{EN}$ =3V,  $R_{RT}$ =100k $\Omega$ ) - continued

| Danamatan                           | 0                  | Limit |      | 1 lmit |      | O a sa dista a a       |
|-------------------------------------|--------------------|-------|------|--------|------|------------------------|
| Parameter                           | Symbol             | Min   | Тур  | Max    | Unit | Conditions             |
| OCP                                 |                    |       |      |        |      |                        |
| Over Current Detect Threshold       | Vосртн             | 80    | 100  | 120    | mV   |                        |
| OCP_P Pin Input Bias Current        | I <sub>OCP_P</sub> | -     | 20   | 100    | μA   | Vocp_p=0.1V            |
| OCP_M Pin Input Bias Current        | IOCP_M             | -     | 50   | 100    | μA   | Vocp_m=GND             |
| Over Current Detect Latch Stop Time | tocp               | 10    | 20   | 30     | ms   |                        |
| CTL                                 |                    |       |      |        |      |                        |
| EN Pin Internal REG ON-Threshold    | V <sub>ENON</sub>  | 0.3   | -    | 1.4    | V    |                        |
| EN Pin UVLO Threshold               | VENUV              | 1.7   | 1.8  | 1.9    | V    | IC Output ON condition |
| EN Pin Source Current               | I <sub>EN</sub>    | 9.0   | 10.0 | 11.0   | μA   | V <sub>EN</sub> =3V    |
| SYNC                                |                    |       |      |        | •    |                        |
| SYNC Pin Threshold Voltage High     | Vsynch             | 2.0   | -    | 5.5    | V    |                        |
| SYNC Pin Threshold Voltage Low      | Vsyncl             | -0.3  | -    | +0.8   | V    |                        |
| SYNC Pin Input Current              | Isync              | 6     | 12   | 24     | μA   | V <sub>SYNC</sub> =3V  |

## **Detailed Description**

#### Frequency Setting Function

It can determine frequency input to PWM by using the RT pin. It establishes constant current in the IC by connecting a timing resistor,  $R_{\rm RT}$ . Oscillation frequency can be set from 100kHz to 2500kHz and calculated as follows.



Figure 4. Frequency vs RRT

## External CLK for SYNC Function

This IC can operate synchronization function by inputting an external CLK signal to the SYNC pin. Input CLK signal is limited within ±20% of the frequency set by the RT pin. LOW level is 0.8V or less, and HIGH level is 2.0V or more. Required width of H section and L section is 100ns or more.

After the 3<sup>rd</sup> input pulse at the SYNC pin, falling edge of internal sawtooth wave synchronizes with the falling edge of the SYNC pin. If external CLK stops, the device transitions to self-running mode after 1.5 times of oscillation period.



Figure 5. Frequency Synchronization Function Timing Chart

## • In the Case of Not Using the Synchronization Function

Although the SYNC pin is internally pulled down by a resistor, it is recommended to connect the SYNC pin to GND if the synchronization function is not in use.



Figure 6. Circuit Diagram of SYNC Pin Not in Use

#### MDT Pin Function

It can change MAX DUTY by processing the MDT pin

If the MDT pin is connected to the GND pin, MAX DUTY is prescribed in D<sub>MAX1</sub> and is limited to 90% (Typ).

If the MDT pin is connected to the VREF pin, MAX DUTY is prescribed in D<sub>MAX2</sub> and is limited to 50% (Typ).

To prevent malfunction caused by noise, connect the MDT pin to the GND pin or the VREF pin.

When External Synchronize Frequency is input from SYNC (fext), MAX DUTY is determined by the frequency (fosc) set by the RT pin and MAX DUTY set by the MDT pin and is prescribed in D<sub>MAX\_SYNC</sub> by following formula.

$$D_{MAX\_SYNC} = \left(1 - \frac{\frac{1}{f_{OSC}} \times (1 - D_{MAX})}{\frac{1}{f_{EXT}}}\right) \times 100 \text{ [\%]}$$

Where:

MDT=GND:  $D_{MAX} = D_{MAX1}$ : 90% (Typ) MDT=VREF:  $D_{MAX} = D_{MAX2}$ : 50% (Typ)

#### UVLO Control Function by External Resistors

The EN pin has built-in precise reset function. The EN pin connected with a resistor divider from VCC, as shown in Figure 7, can set low voltage malfunction prevention more than internal UVLO.

When it is used, establish R<sub>EN1</sub> and R<sub>EN2</sub>, as shown in Figure 7, for any VCC start-up voltage V<sub>START</sub> [V] and VCC shutdown voltage V<sub>STOP</sub> [V].



Figure 7. Circuit Diagram of UVLO External Setting Method

$$R_{EN1} = \frac{V_{START} - V_{STOP}}{I_{EN}} [\Omega]$$

$$R_{EN2} = \frac{V_{ENUV} \times R_{EN1}}{V_{START} - V_{ENUV}} [\Omega]$$

#### Soft Start Time

Soft Start Time tss is determined by Soft Start Time Setting Capacitor Css, SS Source Current Issso, and the FB pin Threshold Voltage VFB. Set Css capacitance that can be fully discharged during the "Hiccup" time when OCP is detected.

$$t_{SS} = C_{SS} \times \frac{V_{FB}}{I_{SSSO}}$$
 [s]

In addition, when COMP terminal capacitor  $C_3$  is big and  $C_{SS}$  is small, rise voltage  $\Delta V_{SS}$  of the SS pin voltage becomes big at time  $t_{COMP}$  before COMP pin voltage arriving at lower voltage of the internal saw-tooth wave (1.0V) from EN ON, and rush current occurs at the time of switching start.  $t_{COMP}$ ,  $\Delta V_{SS}$  is calculated in the following formula. Set  $C_{SS}$  and  $C_{OUT}$  in consideration of rush current to be proportional to  $\Delta V_{SS}$  and  $C_{OUT}$ .



Figure 8. Error amplifier circuit diagram



Figure 9. Output voltage starting diagram

Boost application

$$t_{COMP} = C_3 \left( \sqrt{(R_{FB2} + R_2)^2 + \frac{2 \times C_{SS} \times R_{FB2}}{C_3 \times I_{SS}}} \left( \frac{R_2 \times VCC}{R_{FB1} + R_{FB2}} + 1 \right) - (R_{FB2} + R_2) \right) + \frac{C_{SS} \times VCC \times R_{FB2}}{I_{SS} \times (R_{FB1} + R_{FB2})}$$
[s]

Flyback application

$$t_{COMP} = C_3 \left( \sqrt{(R_{FB1}//R_{FB1} + R_2)^2 + \frac{2 \times C_{SS} \times R_{FB1}//R_{FB1}}{C_3 \times I_{SS}}} - (R_{FB1}//R_{FB1} + R_2) \right) [s]$$

$$\Delta V_{SS} = \frac{I_{SS}}{C_{SS}} \times t_{COMP}$$
 [V]

#### OVP Function

The MON pin has built-in OVP function. When the MON pin voltage becomes VOVPTH or more, switching of the OUT pin is stop and switching is reopened if the MON pin voltage becomes VOVPTH-VOVPHYS or less. The OVP detect voltage (VOVP) can be set by connecting the MON pin with a resistor divider from VOUT, as shown in Figure 10.



Figure 10. Circuit Diagram of OVP Function Setting Method

#### OCP Function

If over current flows in FET, OCP function turns off the output and protects FET.

The voltage between the OCP\_P pin and the OCP\_M pin is monitored by OCP sense resistance. If the voltage exceeds the overcurrent detection voltage (100mV (Typ)), the OUT pin is set to Low during the period (pulse by pulse control). When OCP is detected twice consecutively, the IC is turned off 20ms (Typ) ("hiccup" operation), and the IC is turned on if the voltage between the OCP\_P pin and the OCP\_M pin is lower than the over current detect voltage.

$$R_{SOCP} = \frac{V_{OCPTH}}{I_{OCP}} [\Omega]$$

Where:

Vocpth Over Current Detect Threshold (100mV (Typ))

loce OCP detect current

If OCP detect circuit is unused, short the OCP\_P pin and the OCP\_M pin to the GND pin near the IC.



Figure 11. Timing Chart at OCP Operation

[Noise Design for the OCP\_P pin and the OCP\_M pin]

The OCP input OCP\_P OCP\_M is a very sensitive circuit.

Therefore, there is a possibility of erroneous detection due to generated noise on the board.

As a measure to prevent erroneous detection at the OCP\_P and the OCP\_M pin, insert coupling capacitor and resistance near and between the OCP\_P and the OCP\_M pin.



Figure 12. Circuit Diagram of Noise Measurement



Figure 13. Effect of Noise Measurement

Consider in advance noise reduction on the board because there is limit to noise attenuation by the above measures. As precaution on pattern, make current path as short as possible, and shorten the wiring to the OCP\_P and OCP\_M pin as much as possible.

For peripheral components, select FET with small gate amount of charge Qg and select Di with small equivalent capacitance and short reverse recovery time  $t_{RR}$  for noise reduction.

Aside from adding a bypass capacitor, adding an R<sub>GATE</sub> makes the waveform duller (concern about the efficiency deterioration as contradictory matter).

## VREG Pin Function

The VREG pin is output pin of internal regulator and it supplies 5.0V (Typ). It drives Nch MOSFET via the OUT pin of driver output.

## [Output Voltage Regenerative Function]

For the power consumption improvement of the VREG, it can regenerate to the VREG pin via diode when voltage is upper than V<sub>REGOV</sub>. Voltage range that can regeneration is V<sub>REGOV</sub> (5.4V (Typ)) to 10V.



Figure 14. Example of Regeneration Application

## [VCC Reduced Voltage]

Due to decrease of VCC supply voltage, drive voltage output from the VREG pin also decrease and driver R<sub>ON</sub> of the OUT pin is increased.

Optimal drive voltage of FET is changed by oscillation frequency and the gate capacitance.

Selects FET and oscillation frequency that consider characteristic data when use at VCC is less than or equal to 5V.

#### Power Good Output Function

The PGDB pin is the open drain output of the internal Nch FET. Using external resistance, pull up the PGDB pin to external power supply by external resister, to use Power Good Output function.

When an internal detection function is the non-detection, and output voltage is within the range from UVP (the FB pin) to OVP (the MON pin), the PGDB pin is Low. When other operation mode or shutdown (EN=L), Nch MOSFET turns off and the PGDB pin turns HIGH (pull-up voltage).

In addition, a connection between power supply (VCC) and output (V<sub>OUT</sub>) can be cut by connecting the PGDB pin like Figure 15. Pull-up voltage of the PGDB pin has to be below its absolute maximum rating of 62V.



Figure 15. Circuit Diagram of Power Line Cutting Method

## Performance Curves (Reference Data) (Unless Otherwise Specified, Ta=25°C, VCC=12V)



Figure 16. Standby Current vs Power Supply Voltage



Figure 18. UVLO Threshold vs Temperature



Figure 17. Operating Current vs Power Supply Voltage (V<sub>FB</sub>=1.2V)



Figure 19. VREG Output Voltage vs Power Supply Voltage

## Performance Curves (Reference Data) - continued



Figure 20. VREG Output Voltage vs Temperature



Figure 22. Oscillating Frequency vs Temperature



Figure 21. VREG Output Voltage vs VREG Output Current



Figure 23. MAX DUTY Cycle vs Temperature

## Performance Curves (Reference Data) - continued



Figure 24. FB Threshold Voltage vs Power Supply Voltage



Figure 26. Output High Side ON Resistance vs Temperature



Figure 25. FB Threshold Voltage vs Temperature



Figure 27. Output Low Side ON Resistance vs Temperature

## Performance Curves (Reference Data) - continued







Figure 29. Over Current Detect Threshold vs Temperature

## **Timing Chart**



## **Reference Characteristics of Typical Application Circuit**

VIN=3.5V, VOUT=5.1V, fosc=500kHz, Output Current=1A ±1µF/10V +10µF/50V 1μF/50V à 6.8µH RB050LAM-60TFTR VOUT VCC Ш  $\prod$ 1μF/25V 47µF/16V RTR030N05FRATL OUT (ROHM) MDT BD9615MUV-LB GND ¥g g g g g g  $\frac{1}{2}$ ₩ 0.01μF 4 SS 39mΩ 5 8 10kΩ 3300pF

Figure 30. Typical Application Circuit



Figure 31. Efficiency vs Output Current

## Reference Characteristics of Typical Application Circuits - continued



Figure 32. Frequency Characteristics Output Current=0.1A



Figure 33. Frequency Characteristics Output Current=1.0A



Figure 34. Startup Waveform



Figure 35. Shutdown Waveform

## **Application Part Setting Method**

#### (1) Inductor

It is recommended to use shielded type inductor that satisfies the current rating (IPEAK) and has low DCR (direct current resistance). Inductor value affects inductor ripple current and causes the output ripple. This ripple current can become small when inductor is large and switching frequency is high.

$$I_{PEAK} = I_{OUT} \frac{vout}{\eta \times vin} + \Delta I_L/2 \text{ [A]}$$



Figure 36. Inductor Current

$$\Delta I_L = \frac{VIN(VOUT - VIN)}{VOUT \times fosc \times L}$$
 [A] (2)

η is the efficiency

ΔIL is the output ripple current

fosc is the switching frequency

Normally,  $\Delta IL$  is set 30% or less of Max Output Current (IOUTMAX).

When a current flowing into the inductor exceeds the inductor current rating, it causes a magnetic saturation which causes a decrease in efficiency and oscillation at the output. Choose an inductor with a sufficient margin so that peak current does not exceed current rating of the inductor.

## (2) About Switching Components FET and Di

Set switching components with sufficient margin of current tolerance obtained by the formula (1). For noise and efficiency improvement, select FET with small input capacitance (Ciss, Qg) and ON resistance. Select Di with small equivalent capacitance, short reverse recovery time t<sub>RR</sub>, and small forward voltage V<sub>F</sub>.

## (3) Output Capacitor

Choose output capacitor with the lower Equivalent Series Resistance (ESR). Output Ripple Voltage VPP is determined in the formula (3).

$$V_{PP} = IOUT \times \frac{VOUT - VIN}{F_{OSC} \times C_{OUT} \times VOUT} + I_{PEAK} \times ESR \text{ [V]}$$
 (3)

Set within the range of allowable ripple voltage.

The VREF pin, the VREG pin connection capacitor

Between the VREF pin, the VREG pin and the GND pin is need to connect 1µF ceramic capacitor.

It is needed to select capacitor from 0.5µF to 1.5µF that considers DC bias effect and temperature characteristics.

In case capacitor short Grand fault is supposed, there is a possibility of destruction by generation of heat.

Therefore, it is needed to measure set the capacitor in two series.

## (4) Input Capacitor

Input capacitor needs to use electrolytic capacitor and ceramic capacitor.

Output switching current is supplied by Input Capacitor (CIN), so set ceramic bypass capacitor near FET and Di. When using electrolytic capacitor, consider the allowable ripple current.

## (5) Output Voltage Setting

Output Voltage is determined in the formula (4)



Figure 37. Circuit Diagram of Voltage Feedback Resistor Setting Method

## **Application Part Setting Method - continued**

(6) Selection of External Phase Compensation

Stable condition of application

Negative feedback is applied is as follows.

When Gain is 1(0dB), phase delay is 135 degrees or less (phase margin is 45 degrees or more).

DC/DC converter application is sampled by switching frequency, so as a whole f<sub>BW</sub> (frequency at which gain is 0dB) is set 1/10 or less of the switching frequency.

Also set f<sub>BW</sub> in less than 1/5 of boost converter peculiar right half plane zero (f<sub>RHPZ</sub>) so that right half plane zero frequency does not influence a control loop.

In conclusion, Application target specifications are as follows.

- (A) Gain is 1 (0dB), phase delay is 135 degrees or less (phase margin is 45 degrees or more).
- (B) f<sub>BW</sub> is 1/10 or less of switching frequency
- (C) f<sub>BW</sub> is 1/5 or less of f<sub>RHPZ</sub>

It set C<sub>1</sub>, C<sub>3</sub>, R<sub>1</sub>, and R<sub>2</sub> of Figure 38 that meet the above.

f<sub>BW</sub> that determines DC/DC converter responsiveness is able to calculate by evaluate 1st pole frequency and DC gain.

1st pole frequency 
$$fp1=\frac{1}{\left(2\pi\times A\times \frac{R_{FB1}\times R_{FB2}}{R_{FB1}+R_{FB2}}\times C_3\right)}$$
 [Hz]

DC Gain 
$$DCgain = \frac{A}{B} \times V_{FB} \times \frac{VOUT}{VIN}$$

Where

A: ERROR Amp Gain=104 (=80dB)

B: Oscillator amplitude=0.5V

$$f_{BW} = DCgain \times fp1$$
 [Hz]

$$f_{RHPZ} = \frac{1}{2 \times \pi \times L \times IOUT} \times \frac{VIN^2}{VOUT}$$
 [Hz]



Figure 38. Example of Phase Compensation Setting

Insert second order phase lead in order to cancel the second order phase delay by LC. Insert phase lead near LC resonance frequency.

Phase Lead 
$$fz1 = \frac{1}{2\pi \times R_{FB1} \times C_1}$$
 [Hz]

Phase Lead 
$$fz2 = \frac{1}{2 \times \pi \times R_2 \times C_3}$$
 [Hz]

LC Resonance Frequency 
$$=\frac{1-D}{2\times\pi\sqrt{L\times C_{OUT}}}$$
 [Hz]

Where

Cout: Output Capacitor

D: ON Duty=(VOUT-VIN)/VOUT

If  $f_{BW}$  goes excessive high frequency by second order phase lead, it may be stabilized by inserting first order phase delay to frequency above LC resonance frequency to further compensate it.

Phase Delay 
$$fp2 = \frac{1}{2 \times \pi \times R_1 \times C_1}$$
 [Hz]

## **PCB Layout**

Consider the following general points to bring out the IC performance.

- 1. Each input of the OCP\_P pin and the OCP\_M pin are very sensitive. Consider the above-mentioned contents.
- 2. For noise caused by parasitic capacitance coupling, consider routing by keep distance to providing a buffer zone. Especially wiring those are sensitive to noise such as the OCP\_P pin, the OCP\_M pin and the COMP pin.
- 3. Near the OCP\_P pin, the OCP\_M pin and phase compensation circuit need to set pre-pattern about capacitor as insurance.
- 4. Place the bypass capacitor near the input of the IC, FET, and Di and wire it as short as possible.
- 5. Be careful not to have common impedance to high current system with analog system VCC (GND).

I/O Equivalence Circuit

| Equivalence Circuit |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |            |             |                         |  |  |  |  |
|---------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|-------------------------|--|--|--|--|
| Pin<br>No.          | Pin<br>Name | Pin Equivalence Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin<br>No. | Pin<br>Name | Pin Equivalence Circuit |  |  |  |  |
| 1                   | SYNC        | SYNC O W GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5          | MON         | MON O W- GND            |  |  |  |  |
| 2                   | MDT         | MDT O VREF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6          | COMP        | COMPO                   |  |  |  |  |
| 3                   | RT          | RTO WEEF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7          | FB          | FB O W GND              |  |  |  |  |
| 4                   | SS          | SS O VREF VREF OR OTHER PROPERTY OF THE PROPER | 8          | OCP_P       | OCP_P OGND              |  |  |  |  |

I/O Equivalence Circuit - continued

| Equivalence Circuit - continued |             |                                         |            |             |                         |  |  |  |
|---------------------------------|-------------|-----------------------------------------|------------|-------------|-------------------------|--|--|--|
| Pin<br>No.                      | Pin<br>Name | Pin Equivalence Circuit                 | Pin<br>No. | Pin<br>Name | Pin Equivalence Circuit |  |  |  |
| 9                               | OCP_M       | OCP_M OGD                               | 14         | EN          | EN O W GND              |  |  |  |
| 11                              | OUT         | OUT | 15         | VREF        | VREF O GND              |  |  |  |
| 12                              | VREG        | VREG O GND                              | 16         | PGDB        | PGDB O W GND            |  |  |  |

## **Operational Notes**

## 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

## 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

#### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

### 5. Recommended Operating Conditions

The function and operation of the IC are guaranteed within the range specified by the recommended operating conditions. The characteristic values are guaranteed only under the conditions of each item specified by the electrical characteristics.

## 6. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

#### 7. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

## 8. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

## 9. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

## 10. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

## **Operational Notes - continued**

#### 11. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 39. Example of monolithic IC structure

#### 12. Ceramic Capacitor

When using a ceramic capacitor, determine a capacitance value considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

## 13. Thermal Shutdown Circuit(TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's maximum junction temperature rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF power output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

## 14. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

## **Ordering Information**



## **Marking Diagram**



**Physical Dimension and Packing Information** 



**Revision History** 

| Date                        | Revision | Changes                                                                                                |  |  |  |  |  |
|-----------------------------|----------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 24.Apr.2018 001 New release |          |                                                                                                        |  |  |  |  |  |
| 21.jun.2018                 | 002      | The Package Name was changed. VQFN16SV3030 → VQFN16KV3030                                              |  |  |  |  |  |
| 07.May.2020                 | 003      | Add the value to Electrical Characteristics.  Vuvhys Min,  VREGOVHYS Min,  RONH Min/Max,  RONL Min/Max |  |  |  |  |  |

## **Notice**

## **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JAPAN   | USA      | EU         | CHINA  |
|---------|----------|------------|--------|
| CLASSⅢ  | CLACCIII | CLASS II b | СГУССШ |
| CLASSIV | CLASSⅢ   | CLASSⅢ     | CLASSⅢ |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

## Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

## **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

## **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

## **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

#### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

#### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PAA-E Rev.004

#### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001