# STEVAL-IFP033V1 # Galvanically-isolated 8 channel high-side driver based on the ISO8200BQ Data brief ### **Features** - V<sub>CC</sub> operating voltage from 10.5 to 33 V - 0.7 A for each channel - Reverse polarity protection on V<sub>CC</sub> and V<sub>DD</sub> supply voltage - Digital supply voltage V<sub>DD</sub> 3.3 / 5 V - Microcontroller interface direct/synchronous mode communication - Designed to meet requirements of IEC 61000-4-2, IEC 61000-4-4 and IEC 61000-4-5 standards - RoHS compliant ## Description The STEVAL-IFP033V1 functions with the STEVAL-PCC009V2 or STEVAL-PCC009V1 interface board to allow evaluation of the ISO8200BQ device. A large GND area on the printed circuit board is included to minimize noise effects and ensure good thermal performance. The ISO8200BQ is a galvanic isolated 8 channel driver featuring a very low supply current. It contains two independent galvanic isolated voltage domains ( $V_{CC}$ for the power stage and $V_{DD}$ for the digital stage). The IC is intended to drive any type of load with one side connected to ground. Independent active channel current limitation combined with thermal shutdown for each channel and automatic restart protect the device against overload. Other embedded functions include loss of GND protection which automatically turns off the outputs in case of analog ground, undervoltage shutdown with hysteresis and a reset function for immediate power output shutdown. Built-in thermal shutdown protects the chip against overtemperature and short-circuit. The channel is turned off in the overload condition and switched back on automatically once the IC temperature decreases below the reset threshold. If this condition causes the case temperature to reach the TCR limit, the overloaded channel is turned off and will only restart when case and junction temperature decreased down to the reset threshold. Non overloaded channels continue to operate normally. An internal circuit provides an OR-wired non latched common FAULT indicator signaling channel OVT. The FAULT pin is an open-drain active-low fault indication pin. Schematic diagram STEVAL-IFP033V1 #### **Schematic diagram** 1 Figure 1: STEVAL-IFP033V1 circuit schematic STEVAL-IFP033V1 Revision history # 2 Revision history Table 1: Document revision history | Date | Version | Changes | |-------------|---------|------------------| | 09-Jun-2017 | 1 | Initial release. | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved